Manage an ASIC design team responsible for various processing blocks in a SOC. Drive RTL design planning and execution, innovative design methodology development, IP design and SOC integration. Participate in silicon architecture, micro-architecture development, interface with Architecture, SW/FW, Verification, Modelling, Emulation, and Post-Silicon Validation teams.
Asic Design Engineering Manager Responsibilities:
- Manage an ASIC design team responsible for various processing blocks in a SOC. Drive RTL design planning and execution, innovative design methodology development, u-Arch, IP design and SOC integration. Participate in silicon architecture, interface with Architecture, SW/FW, Design, Modelling, Emulation, and Post-Silicon Validation teams
- Partner with internal and external cross-functional teams, across all levels of a corporation, from executives, team managers and individual contributors including development engineers, capacity planners and supply chain experts
- Contribute to and drive development of and maintain overall silicon strategy aligned to corporation's Long Range Plan objectives
- Collaborate with IP development teams, and participate in, and support soft and hard IP identification, selection and IP licensing
- Build, lead, and support a team of ASIC engineers through strategic hiring, training, and guidance to drive on-time and on-budget product delivery
- Contribute to, analyze, review SOWs from vendors, supporting documentation, requirements sets that meet the needs of internal customers
- Support engineering teams to define, debug, implement and deliver total solutions around purpose built ASICs
- Define, implement and maintain key performance indicators (KPI) for areas of responsibility
- Partner with technical program management and supply chain team members to manage external development partners, suppliers and vendors
Want more jobs like this?
Get jobs in Bangalore, India delivered to your inbox every week.
- B.S. or M.S. degree in Computer Engineering or Electrical Engineering, relevant technical field, or equivalent practical experience
- 12+ years experience in ASIC/SoC RTL design
- 3+ years of experience as a People Manager
- Clear understanding of complexities involved with various RTL design tools, including Synopsys DC compiler, Cadence LEC, Spyglass.
- Track record of first-pass success in ASIC Development
- Experience working across multiple projects and adjusting priorities in partnership with stakeholders
- Experience with interpreting functional specs and creating comprehensive u-Arch
- Hands-on experience with complex subsystems like memory/LPDDR/HBM, cache, PCIE or Network on chip.
- In depth knowledge of at least one of these areas - NICs, signal processing algorithms, neural networks and machine learning concepts, and/or other neural network development framework
Meta builds technologies that help people connect, find communities, and grow businesses. When Facebook launched in 2004, it changed the way people connect. Apps like Messenger, Instagram and WhatsApp further empowered billions around the world. Now, Meta is moving beyond 2D screens toward immersive experiences like augmented and virtual reality to help build the next evolution in social technology. People who choose to build their careers by building with us at Meta help shape a future that will take us beyond what digital connection makes possible today-beyond the constraints of screens, the limits of distance, and even the rules of physics.
Individual compensation is determined by skills, qualifications, experience, and location. Compensation details listed in this posting reflect the base hourly rate, monthly rate, or annual salary only, and do not include bonus, equity or sales incentives, if applicable. In addition to base compensation, Meta offers benefits. Learn more about benefits at Meta.