Skip to main contentA logo with &quat;the muse&quat; in dark blue text.

RTL Design Lead, Silicon

AT Google
Google

RTL Design Lead, Silicon

Bangalore, India

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 8 years of experience with digital design in ASIC.
  • 4 years of experience in people management.
  • Experience with RTL design using Verilog/System Verilog and microarchitecture.
  • Experience with ARM-based SoCs, interconnects, and ASIC methodology.
Preferred qualifications:
  • Master's degree in Electrical Engineering or Computer Engineering.
  • Experience with methodologies for low power estimation, timing closure, and synthesis.
  • Experience leading IP/SoC design team for low power SoCs.

Want more jobs like this?

Get jobs in Bangalore, India delivered to your inbox every week.

By signing up, you agree to our Terms of Service & Privacy Policy.

  • Ability to drive a multi-generational roadmap for IP/SoC development.

  • About the job

    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

    Google's mission is to organize the world's information and make it universally accessible and useful. Our Devices & Services team combines the best of Google AI, Software, and Hardware to create radically helpful experiences for users. We research, design, and develop new technologies and hardware to make our user's interaction with computing faster, seamless, and more powerful. Whether finding new ways to capture and sense the world around us, advancing form factors, or improving interaction methods, the Devices & Services team is making people's lives better through technology.

    Responsibilities

    • Lead a team that delivers fabric interconnect IP, platforms, and subsystems.
    • Drive multi-generation roadmap for design optimization.
    • Define micro-architecture details (e.g., interface protocol, block diagram, data flow, pipelines, etc.).
    • Oversee RTL development, debug functional, and performance simulations.
    • Participate in synthesis, timing/power estimation, and Field-Programmable Gate Array/silicon bring-up.

    Client-provided location(s): Bengaluru, Karnataka, India
    Job ID: Google-105587623279370950
    Employment Type: Other

    Perks and Benefits

    • Health and Wellness

      • Health Insurance
      • Dental Insurance
      • Vision Insurance
      • Life Insurance
      • Short-Term Disability
      • Long-Term Disability
      • FSA
      • HSA
      • Fitness Subsidies
      • On-Site Gym
      • Mental Health Benefits
      • Health Reimbursement Account
      • HSA With Employer Contribution
    • Parental Benefits

      • Birth Parent or Maternity Leave
      • Non-Birth Parent or Paternity Leave
      • Fertility Benefits
      • Adoption Assistance Program
      • Family Support Resources
      • Adoption Leave
    • Work Flexibility

      • Hybrid Work Opportunities
    • Office Life and Perks

      • Commuter Benefits Program
      • Casual Dress
      • Pet-friendly Office
      • Snacks
      • Some Meals Provided
      • On-Site Cafeteria
    • Vacation and Time Off

      • Paid Vacation
      • Paid Holidays
      • Personal/Sick Days
      • Leave of Absence
      • Volunteer Time Off
    • Financial and Retirement

      • 401(K) With Company Matching
      • Company Equity
      • Performance Bonus
      • Financial Counseling
    • Professional Development

      • Tuition Reimbursement
      • Internship Program
      • Learning and Development Stipend
    • Diversity and Inclusion

      • Employee Resource Groups (ERG)

    Company Videos

    Hear directly from employees about what it is like to work at Google.