Skip to main contentA logo with &quat;the muse&quat; in dark blue text.

RTL Design Engineer, Silicon

AT Google
Google

RTL Design Engineer, Silicon

Mountain View, CA

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 5 years of experience with digital logic design principles, RTL design concepts, and languages such as Verilog or SystemVerilog.
  • 5 years of experience with IP Development or Integration.
  • Experience with logic synthesis techniques to optimize RTL code, performance and power as well as low-power design techniques.
  • Experience with a scripting language like Perl or Python.
Preferred qualifications:
  • Master's degree or PhD in Electrical Engineering, Computer Engineering or Computer Science.

Want more jobs like this?

Get Software Engineering jobs in Mountain View, CA delivered to your inbox every week.

By signing up, you agree to our Terms of Service & Privacy Policy.

  • Experience with ASIC design methodologies for clock domain checks, reset checks and low power design.
  • Experience with FPGA and emulation platforms.
  • Experience with high performance and energy efficient design techniques.
  • Experience with ASIC Verification or DFT.
  • Knowledge in Processor Cores, Buses/Fabric/NoC, Debug/Trace, Interrupts, or Clocks/Reset.

  • About the job

    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

    Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

    The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

    Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google .

    Responsibilities

    • Manage micro-architecture definition for a subsystem/ASIC.
    • Perform integration of internal or external IP.
    • Perform RTL coding, function/performance simulation debug, and Lint/CDC/FV/UPF checks.
    • Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.
    • Participate in test plan and coverage analysis of the sub-system and chip-level verification.

    Client-provided location(s): Mountain View, CA, USA
    Job ID: Google-104696424309891782
    Employment Type: Full Time

    Perks and Benefits

    • Health and Wellness

      • Health Insurance
      • Dental Insurance
      • Vision Insurance
      • Life Insurance
      • Short-Term Disability
      • Long-Term Disability
      • FSA
      • HSA
      • Fitness Subsidies
      • On-Site Gym
      • Mental Health Benefits
      • Health Reimbursement Account
      • HSA With Employer Contribution
    • Parental Benefits

      • Birth Parent or Maternity Leave
      • Non-Birth Parent or Paternity Leave
      • Fertility Benefits
      • Adoption Assistance Program
      • Family Support Resources
      • Adoption Leave
    • Work Flexibility

      • Hybrid Work Opportunities
    • Office Life and Perks

      • Commuter Benefits Program
      • Casual Dress
      • Pet-friendly Office
      • Snacks
      • Some Meals Provided
      • On-Site Cafeteria
    • Vacation and Time Off

      • Paid Vacation
      • Paid Holidays
      • Personal/Sick Days
      • Leave of Absence
      • Volunteer Time Off
    • Financial and Retirement

      • 401(K) With Company Matching
      • Company Equity
      • Performance Bonus
      • Financial Counseling
    • Professional Development

      • Tuition Reimbursement
      • Internship Program
      • Learning and Development Stipend
    • Diversity and Inclusion

      • Employee Resource Groups (ERG)

    Company Videos

    Hear directly from employees about what it is like to work at Google.