Skip to main contentA logo with &quat;the muse&quat; in dark blue text.

CPU MicroArchitect / RTL Engineer - Site Lead

AT Apple
Apple

CPU MicroArchitect / RTL Engineer - Site Lead

Beaverton, OR

Summary

Posted: Dec 16, 2024

Role Number:200583630

Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, hard-working people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products! The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver groundbreaking Apple products! Apple's Silicon Engineering Group (SEG) designs high-performance, low power microprocessors that power our innovative products, including the iPhone, iPad, Watch, Vision Pro, and Mac. We are looking for an experienced technical leader and manager to drive microarchitecture and RTL development in multiple areas of our performant cores, leading the CPU RTL team at this growing site.

Want more jobs like this?

Get jobs in Beaverton, OR delivered to your inbox every week.

By signing up, you agree to our Terms of Service & Privacy Policy.


Description

As a CPU MicroArchitect / RTL Engineer, you will own or participate in the following: • Microarchitecture development and specification - from early high-level architectural exploration through micro architectural research and arriving at a detailed specification • RTL ownership - development, assessment and refinement of RTL design to target power, performance, area and timing goals • Validation - support test bench development and simulation for functional and performance verification • Performance exploration and correlation - explore high performance strategies and validate that the RTL design meets targeted performance • Design delivery - work with multifunctional engineering team to implement and validate physical design on the aspects of timing, area, reliability, testability, and power

Minimum Qualifications

  • Minimum BS and 15+ years of relevant industry experience
  • Knowledge of microprocessor architecture
  • Knowledge of Verilog and/or VHDL
  • Experience with simulators and waveform debugging tools
  • Knowledge of logic design principles along with timing and power implications

Preferred Qualifications

  • Previous experience leading a team of senior engineers to deliver complex microarchitecture definition and RTL development, including direct individual technical contribution
  • Record of mentoring and supporting the career development of other engineers
  • Expertise in one or more of the following areas of microprocessor architecture: instruction fetch and decode, branch prediction, instruction scheduling and register renaming, out-of-order execution, integer and floating point execution, load/store execution, cache and memory subsystems - advanced understanding in multiple areas a plus
  • Understanding of low power microarchitecture techniques
  • Understanding of high performance techniques and trade-offs in a CPU microarchitecture
  • Experience in C or C++ programming
  • Experience using an interpretive language such as Perl or Python

Additional Requirements

More

  • Apple is an equal opportunity employer that is committed to inclusion and diversity. We take affirmative action to ensure equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant.

Client-provided location(s): Beaverton, OR, USA
Job ID: apple-200583630
Employment Type: Other

Company Videos

Hear directly from employees about what it is like to work at Apple.